DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LT3582EUD Ver la hoja de datos (PDF) - Linear Technology

Número de pieza
componentes Descripción
Fabricante
LT3582EUD Datasheet PDF : 28 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
LT3582/LT3582-5/LT3582-12
APPLICATIONS INFORMATION
CMDR register. All data written to register addresses 0-2
is stored in REGO-REG2. Regardless of the RSEL bits, OTP
bytes cannot be written directly. See the OTP Program-
ming section for more information.
Data Transfer Protocol
The LT3582 series supports 8-bit data transfers in the
transaction formats shown in Figures 2 and 3 below.
Multiple data bytes can only be transferred by issuing
multiple transactions.
Figure 2 shows the required format for writing a byte of
data to the LT3582 series. Again, the chip address depends
on the CA pin logic state.
S CHIP ADDR W A REG ADDR A DATA A P
0110 001 OR 0 0 00000b2:b0 0 b7:b0 0
1000 101
FROM MASTER TO SLAVE
FROM SLAVE TO MASTER
A: ACKNOWLEDGE (LOW)
A: NOT ACKNOWLEDGE (HIGH)
R: READ BIT (HIGH)
W WRITE BIT (LOW)
S: START CONDITION
P: STOP CONDITION
Figure 2: I2C Byte Write Transaction
A byte of data is read from the LT3582 series using the
format shown in Figure 3. This transaction requires four
I2C bytes to read one byte of chip data and must be
repeated for each subsequent byte of data that is read.
S CHIP ADDR W A REG ADDR A
0110 001 OR 0 0 00000b2:b0 0
1000 101
S CHIP ADDR R A
0110 001 OR 1 0
1000 101
DATA
b7:b0
AP
1
Figure 3: I2C Byte Read Transaction
LT3582 Chip Configuration
Settings such as output voltages and sequencing are
digitally programmable. The chip uses settings from either
the REG or OTP bytes, depending on the states of the cor-
responding RSEL bits (0 for OTP and 1 for REG).
During shutdown the RSEL bits are reset low. As a result,
the initial configuration comes from the OTP data bytes.
After power-up, the configuration can be changed by writ-
ing new settings to the appropriate REG data byte(s) then
setting the corresponding RSEL bit(s).
Finally, data in the REG bytes can be permanently pro-
grammed to OTP by applying voltage to the VPP pin and
setting the WOTP bit in the Command Register. See the
OTP Programming section for more information.
LT3582-5/LT3582-12 Chip Configuration
The LT3582-5/LT3582-12 are shipped from the factory
with the OTP memory pre-programmed and LOCKed which
prohibits subsequent changes to the configuration. The
configuration can still be read through the I2C bus and
the RST & SWOFF bits of the CMDR register (described
later) are functional. The following sections describe the
various configurable features of the LT3582. The LT3582-5
and LT3582-12 are pre-configured as follows: VP and VN
are programmed for ±5V or ±12V respectively, LOCK = 1,
IRMP = 00, PDDIS = 1, PUSEQ = 11 and VPLUS may be 1
or 0. Since LOCK = 1, subsequent configuration changes
are prohibited. See Configuration Lockout (LOCK Bit) for
more information.
Registers and OTP
The registers and OTP bytes for the LT3582 series are
organized as shown in Table 1. The CMDR is reset to 00h
upon power up, during shutdown and during under-volt-
age and thermal lockouts. REG0-REG2 are never reset
and must always be loaded with valid data before use.
The LT3582’s OTP memory is shipped with all 0’s, and
as a result, the PUSEQ bits are configured to disable the
outputs. The PUSEQ bits must be reconfigured to enable
the outputs.
12
3582512f

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]