DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CL7256E Ver la hoja de datos (PDF) - Clear Logic

Número de pieza
componentes Descripción
Fabricante
CL7256E Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CL7256E and CL7256S Laser Processed Logic Devices
AC Electrical Specifications cont.
External Timing Parameters
Symbol
Parameter
Conditions
tPD1 Input to non-registered output
CL = 35 pF
tPD2 I/O input to non-registered output
CL = 35 pF
tSU
Global clock setup time
tH
Global clock hold time
tFSU Global clock setup time of fast input
tFH
Global clock hold time of fast input
tCO1 Global clock to output delay
CL = 35 pF
tCH
Global clock high time
tCL
Global clock low time
tASU Array clock setup time
tAH
Array clock hold time
tACO1 Array clock to output delay
CL = 35 pF
tACH Array clock high time
tACL
Array clock low time
tODH Output data hold time after clock
CL = 35 pF
tCNT Minimum global clock period
fCNT Maximum internal global clock frequency
tACNT Minimum array clock period
fACNT Maximum internal array clock frequency
Speed: -15
Min Max
15.0
15.0
11.0
0.0
3.0
0.0
8.0
5.0
5.0
4.0
4.0
15.0
6.0
6.0
1.0
13.0
76.9
13.0
76.9
Speed: -20
Min Max
20.0
Unit
ns
20.0 ns
12.0
ns
0.0
ns
5.0
ns
0.0
ns
12.0 ns
6.0
ns
6.0
ns
5.0
ns
5.0
ns
20.0 ns
8.0
ns
8.0
ns
1.0
ns
16.0 ns
62.5
MHz
16.0 ns
62.5
MHz
7K tbl 06E3
Page 10

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]