DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CL7160EQI100-15 Ver la hoja de datos (PDF) - Clear Logic

Número de pieza
componentes Descripción
Fabricante
CL7160EQI100-15
Clear-Logic
Clear Logic Clear-Logic
CL7160EQI100-15 Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CL7160E and CL7160S Laser Processed Logic Devices
AC Electrical Specifications
I/O Element Timing Parameters [4]
Speed: -5
Symbol
Parameter
Conditions Min Max
tPD1 Input to non-registered output
CL = 35 pF
5.0
tPD2 I/O input to non-registered output
CL = 35 pF
5.0
tSU Global clock setup time
2.9
tH
Global clock hold time
0.0
tFSU Global clock setup time of fast input
2.5
tFH Global clock hold time of fast input
0.0
tCO1 Global clock to output delay
CL = 35 pF
3.2
tCH Global clock high time
2.0
tCL Global clock low time
2.0
tASU Array clock setup time
0.7
tAH Array clock hold time
1.8
tACO1 Array clock to output delay
CL = 35 pF
5.4
tACH Array clock high time
2.5
tACL Array clock low time
2.5
tODH Output data hold time after clock
CL = 35 pF
1.0
tCNT Minimum global clock period
5.7
fCNT Max. internal global clock frequency
175.4
tACNT Minimum array clock period
5.5
fACNT Max. internal array clock frequency
175.4
Speed: -6
Min Max
6.0
6.0
3.4
0.0
2.5
0.0
3.9
3.0
3.0
0.9
1.7
6.4
3.0
3.0
1.0
6.7
149.3
6.7
149.3
Speed: -7
Min Max Unit
7.5 ns
7.5 ns
4.2
ns
0.0
ns
3.0
ns
0.0
ns
4.8 ns
3.0
ns
3.0
ns
1.1
ns
2.1
ns
7.9 ns
3.0
ns
3.0
ns
1.0
ns
8.2 ns
122.0
MHz
8.2 ns
122.0
MHz
7K tbl 06C1
Page 7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]