DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

QLX4270-DP Ver la hoja de datos (PDF) - Renesas Electronics

Número de pieza
componentes Descripción
Fabricante
QLX4270-DP
Renesas
Renesas Electronics Renesas
QLX4270-DP Datasheet PDF : 7 Pages
1 2 3 4 5 6 7
QLx4270-DP
Pin Descriptions
PIN NAME
PIN
NUMBER
DESCRIPTION
DT
1
Detection Threshold. Reference DC CURRENT threshold for input signal power detection. Data
output Out[k] is muted when the power of the equalized version of In[k] falls below the threshold.
Tie to ground to disable electrical idle preservation and always enable the limiting amplifier.
IN1[P,N]
2, 3
Equalizer 1 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
VDD
4, 7, 10, 29, Power supply. 1.2V supply voltage. The use of parallel 100pF and 10nF decoupling capacitors to
32, 35
ground is recommended for each of these pins for broad high-frequency noise suppression.
IN2[P,N]
5, 6
Equalizer 2 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IN3[P,N]
8, 9
Equalizer 3 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IN4[P,N]
11, 12
Equalizer 4 differential input, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
IS1
13
Impedance Select 1. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kand powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50.
IS2
14
Impedance Select 2. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kand powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50.
GND
15, 24
Ground
NC
16, 17, 45, No-Connect
46
CP3[A,B,C]
18, 19, 20 Control pins for setting equalizer 3. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kresistor.
CP4[A,B,C]
21, 22, 23 Control pins for setting equalizer 4. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kresistor.
IS4
25
Impedance Select 4. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kand powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50.
IS3
26
Impedance Select 3. CMOS logic input. When the voltage on this pin is LOW, the single-ended input
impedance of In1P and In1N each go above 200kand powers down the channel. This can be used
to disable some of the channels in case the DisplayPort application has less than four links, in order
to save power consumption. Otherwise, connect to VDD to hold the input impedance at 50.
OUT4[N,P]
27, 28
Equalizer 4 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT3[N,P]
30, 31
Equalizer 3 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT2[N,P]
33, 34
Equalizer 2 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
OUT1[N,P]
36, 37
Equalizer 1 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least
4GHz frequency response is recommended.
BGREF
38
External bandgap reference resistor. Recommended value of 6.04kΩ ±1%.
CP2[C,B,A]
39, 40, 41 Control pins for setting equalizer 2. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kresistor.
CP1[C,B,A]
42, 43, 44 Control pins for setting equalizer 1. CMOS logic inputs. Pins are read as a 3-digit number to set the
boost level. A is the MSB, and C is the LSB. Pins are internally pulled down through a 25kresistor.
Exposed Pad
-
Exposed ground pad. For proper electrical and thermal performance, this pad should be connected
to the PCB ground plane.
FN6972 Rev 2.00
March 3, 2010
Page 3 of 7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]