DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

IS61LPS51218J Ver la hoja de datos (PDF) - Integrated Silicon Solution

Número de pieza
componentes Descripción
Fabricante
IS61LPS51218J Datasheet PDF : 29 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
IS61LPS25632T/D/J, IS61LPS25636T/D/J, IS61LPS51218T/D/J
®
ISSI
TRUTH TABLE(1-8)
OPERATION
ADDRESS CE CE2 CE2 ZZ ADSP ADSC ADV WRITE OE CLK
Deselect Cycle, Power-Down
None H X X
L
X
L
XX
X L-H
Deselect Cycle, Power-Down
None L
X
L
L
L
XX
X
X L-H
Deselect Cycle, Power-Down
None L
H
X
L
L
XX
X
X L-H
Deselect Cycle, Power-Down
None L
X
L
L
H
L
XX
X L-H
Deselect Cycle, Power-Down
None L
HX
L
H
L
XX
X L-H
Snooze Mode, Power-Down
None X X X H X X X X X X
Read Cycle, Begin Burst
External L
L
H
L
L
X
X
X
L L-H
Read Cycle, Begin Burst
External L
L
H
L
L
X
X
X
H L-H
Write Cycle, Begin Burst
External L
L
H
L
H
L
X
L
X L-H
Read Cycle, Begin Burst
External L
L
H
L
H
L
X
H
L L-H
Read Cycle, Begin Burst
External L
L
H
L
H
L
X
H
H L-H
Read Cycle, Continue Burst
Next
X
X
X
L
H
H
L
H
L L-H
Read Cycle, Continue Burst
Next
X
X
X
L
H
H
L
H
H L-H
Read Cycle, Continue Burst
Next
H
X
X
L
X
H
L
H
L L-H
Read Cycle, Continue Burst
Next
H
X
X
L
X
H
L
H
H L-H
Write Cycle, Continue Burst
Next
X
X
X
L
H
H
L
L
X L-H
Write Cycle, Continue Burst
Next
H
X
X
L
X
H
L
L
X L-H
Read Cycle, Suspend Burst
Current X
X
X
L
H
H
H
H
L L-H
Read Cycle, Suspend Burst
Current X
X
X
L
H
H
H
H
H L-H
Read Cycle, Suspend Burst
Current H
X
X
L
X
H
H
H
L L-H
Read Cycle, Suspend Burst
Current H
X
X
L
X
H
H
H
H L-H
Write Cycle, Suspend Burst
Current X
X
X
L
H
H
H
L
X L-H
Write Cycle, Suspend Burst
Current H
X
X
L
X
H
H
L
X L-H
DQ
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
Q
High-Z
D
Q
High-Z
Q
High-Z
Q
High-Z
D
D
Q
High-Z
Q
High-Z
D
D
NOTE:
1. X means “Don’t Care.” H means logic HIGH. L means logic LOW.
2. For WRITE, L means one or more byte write enable signals (BWa, BWb, BWc or BWd) and BWE are LOW or GW is LOW.
WRITE = H for all BWx, BWE, GW HIGH.
3. BWa enables WRITEs to DQa’s and DQPa. BWb enables WRITEs to DQb’s and DQPb. BWc enables WRITEs to DQc’s and
DQPc. BWd enables WRITEs to DQd’s and DQPd. DQPa and DQPb are only available on the x18 and x36 versions. DQPc
and DQPd are only available on the x36 version.
4. All inputs except OE and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
5. Wait states are inserted by suspending burst.
6. For a WRITE operation following a READ operation, OE must be HIGH before the input data setup time and held HIGH
during the input data hold time.
7. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
8. ADSP LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte
write enable signals and BWE LOW or GW LOW for the subsequent L-H edge of CLK. See WRITE timing diagram for
clarification.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
9
PRELIMINARYINFORMATION Rev. 00B
04/29/02

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]