DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SPT7760 Ver la hoja de datos (PDF) - Cadeka Microcircuits LLC.

Número de pieza
componentes Descripción
Fabricante
SPT7760
CADEKA
Cadeka Microcircuits LLC. CADEKA
SPT7760 Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
OPERATION
The SPT7760 has 256 preamp/comparator pairs which
are each supplied with the voltage from VRT to VRB divided
equally by the resistive ladder as shown in the block dia-
gram. This voltage is applied to the positive input of each
preamplifier/comparator pair. An analog input voltage ap-
plied at VIN is connected to the negative inputs of each
preamplifier/comparator pair. The comparators are then
clocked through each one’s individual clock buffer. When
the CLK pin is in the low state, the master or input stage of
the comparators compare the analog input voltage to the
respective reference voltage. When the CLK pin changes
from low to high the comparators are latched to the state
prior to the clock transition and output logic codes in se-
quence from the top comparators, closest to VRT (0 V),
down to the point where the magnitude of the input signal
changes sign (thermometer code). The output of each
comparator is then registered into four 64-to-6 bit decod-
ers when the CLK is changed from high to low. At the out-
put of the decoders is a set of four 7-bit latches which are
enabled (“track”) when the clock changes from high to low.
From here, the output of the latches are coded into 6 LSBs
from 4 columns and 4 columns are coded into 2 MSBs.
Finally, 8 ECL output latches and buffers are used to drive
the external loads. The conversion takes one clock cycle
from the input to the data outputs.
Figure 2 – Timing Diagram
N
N+1
N+5
N+6
VIN
N+2
N+4
2.0 ns
N+3
CLK
CLK
DRA
DRA
Data Bank A
DRB
DRB
Data Bank B
1.75 ns
typ
N-2
N
1.4 ns
typ
1.75 ns
typ
N+2
N+4
N-1
1.4 ns
typ
N+1
N+3
SPT7760
6
October 2002

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]