DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FM24CL64B(2014) Ver la hoja de datos (PDF) - Cypress Semiconductor

Número de pieza
componentes Descripción
Fabricante
FM24CL64B
(Rev.:2014)
Cypress
Cypress Semiconductor Cypress
FM24CL64B Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
FM24CL64B
Maximum Ratings
Exceeding maximum ratings may shorten the useful life of the
device. These user guidelines are not tested.
Storage temperature ................................ –55 C to +125 C
Maximum junction temperature ................................... 95 ï‚°C
Supply voltage on VDD relative to VSS .........–1.0 V to +5.0 V
Input voltage .......... –1.0 V to + 5.0 V and VIN < VDD + 1.0 V
DC voltage applied to outputs
in High-Z state .................................... –0.5 V to VDD + 0.5 V
Transient voltage (< 20 ns) on
any pin to ground potential ................. –2.0 V to VDD + 2.0 V
Package power dissipation
capability (TA = 25 °C) ................................................. 1.0 W
Surface mount lead soldering
temperature (10 seconds) ....................................... +260 ï‚°C
Electrostatic Discharge Voltage
Human Body Model (AEC-Q100-002 Rev. E) ..................... 4 kV
Charged Device Model (AEC-Q100-011 Rev. B) ............. 1.25 kV
Machine Model (AEC-Q100-003 Rev. E) ............................ 300 V
Latch-up current .................................................... > 140 mA
* Exception: The "VIN < VDD + 1.0 V" restriction does not apply
to the SCL and SDA inputs.
Operating Range
Range Ambient Temperature (TA)
VDD
Industrial
–40 C to +85 C
2.7 V to 3.65 V
DC Electrical Characteristics
Over the Operating Range
Parameter
Description
VDD
Power supply
IDD
Average VDD current
ISB
Standby current
ILI
ILO
VIH
VIL
VOL
Rin[2]
VHYS[3]
Input leakage current
(Except WP and A2-A0)
Input leakage current
(for WP and A2-A0)
Output leakage current
Input HIGH voltage
Input LOW voltage
Output LOW voltage
Input resistance (WP, A2-A0)
Input hysteresis
Test Conditions
Min
2.7
SCL toggling
fSCL = 100 kHz
–
between
VDD – 0.3 V and VSS,
other inputs VSS or
fSCL = 400 kHz
fSCL = 1 MHz
–
–
VDD – 0.3 V.
SCL = SDA = VDD. All
–
other inputs VSS or
VDD. Stop command
issued.
VSS < VIN < VDD
–1
Typ [1]
3.3
–
–
–
3
–
VSS < VIN < VDD
–1
–
VSS < VIN < VDD
IOL = 3 mA
For VIN = VIL (Max)
For VIN = VIH (Min)
–1
–
0.7 × VDD
–
– 0.3
–
–
–
40
–
1
–
0.05 × VDD
–
Max Unit
3.65
V
100
ï­A
170
ï­A
300
ï­A
6
ï­A
+1
ï­A
+100
ï­A
+1
ï­A
VDD + 0.3 V
0.3 × VDD V
0.4
V
–
kï—
–
Mï—
–
V
Notes
1. Typical values are at 25 °C, VDD = VDD (typ). Not 100% tested.
2. The input pull-down circuit is strong (40 kï—) when the input voltage is below VIL and weak (1 Mï—) when the input voltage is above VIH.
3. This parameter is guaranteed by design and is not tested.
Document Number: 001-84458 Rev. *D
Page 9 of 19

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]