DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT17LV256-10NC Ver la hoja de datos (PDF) - Atmel Corporation

Número de pieza
componentes Descripción
Fabricante
AT17LV256-10NC Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Pin Configurations
20
PLCC/
SOIC
Pin
8
DIP/
SOIC
Pin
Name
2
1
DATA
4
2
CLK
6
3
RESET/OE
WP
8
4
CE
10
5
14
6
GND
CEO
A2
17
7
SER_EN
20
8
VCC
I/O Description
I/O Three-state DATA output for configuration. Open-collector bi-directional pin for
programming.
I Clock input. Used to increment the internal address and bit counter for reading and
programming.
I RESET/Output Enable input (when SER_EN is High). A Low level on both the CE and
RESET/OE inputs enables the data output driver. A High level on RESET/OE resets
both the address and bit counters. The logic polarity of this input is programmable as
either RESET/OE or RESET/OE. This document describes the pin as RESET/OE.
I Write protect (WP) input (when CE is Low). When WP is Low, the entire memory can
be written. When WP is enabled (High), the lowest block of the memory cannot be
written. This feature is only active in the 2-wire serial Programming Mode (i.e., when
SER_EN is Low; see Programming Specificationapplication note for more details).
I Chip Enable input. Used for device selection. A Low level on both CE and OE enables
the data output driver. A High level on CE disables both the address and bit counters
and forces the device into a low-power standby mode. Note that this pin will not
enable/disable the device in the 2-wire Serial Programming Mode (i.e., when SER_EN
is Low).
Ground pin. A 0.2 µF decoupling capacitor between VCC and GND is recommended.
O Chip Enable Output. This signal is asserted Low on the clock cycle following the last bit
read from the memory. It will stay Low as long as CE and OE are both Low. It will then
follow CE until OE goes High. Thereafter, CEO will stay High until the entire EEPROM
is read again.
I Device selection input, A2. This is used to enable (or select) the device during
programming (i.e. when SER_EN is Low; see the Programming Specification
application note for more details.
I Serial enable must be held High during FPGA loading operations. Bringing SER_EN
Low enables the 2-wire Serial Programming Mode.
+3.3V/+5V Power Supply Pin.
Absolute Maximum Ratings*
Operating Temperature.................................. -55°C to +125°C
Storage Temperature ..................................... -65°C to +150°C
Voltage on Any Pin
with Respect to Ground ..............................-0.1V to VCC +0.5V
Supply Voltage (VCC) .........................................-0.5V to +7.0V
Maximum Soldering Temp. (10 sec. @ 1/16 in.).............260°C
ESD (RZAP = 1.5K, CZAP = 100pF).................................. 2000V
*NOTICE:
Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent dam-
age to the device. This is a stress rating only and
functional operation of the device at these or any
other conditions beyond those listed under oper-
ating conditions is not implied. Exposure to Abso-
lute Maximum Rating conditions for extended
periods of time may affect device reliability.
4
AT17C/LV65/128/256

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]