DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

WM8725CGED/R Ver la hoja de datos (PDF) - Wolfson Microelectronics plc

Número de pieza
componentes Descripción
Fabricante
WM8725CGED/R
Wolfson
Wolfson Microelectronics plc Wolfson
WM8725CGED/R Datasheet PDF : 15 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
WM8725
Production Data
DEVICE DESCRIPTION
INTRODUCTION
WM8725 is a complete stereo audio 16-24 bit digital-to-analogue converter, including digital
interpolation filter, multibit sigma-delta with dither, and switched capacitor multibit stereo DAC
and output smoothing filters.
Special functions of mute and de-emphasis are provided, and operation using system clock of
256fs or 384fs is provided, selection between either clock rate being automatically controlled.
Sample rates (fs) from less than 8ks/s to 96ks/s are allowed, provided the appropriate system
clock is input.
MUTE
0
1
Table 2 Mute Control
DESCRIPTION
Mute is OFF
Mute is ON
A novel multi bit sigma-delta DAC design is used, utilising a 64x oversampling rate, to
optimise signal to noise performance and offer increased clock jitter tolerance.
Internally generated midrail references are used to DC bias output signals, requiring only a
single external capacitor for decoupling purposes.
Single 3V to 5V supplies may be used, the output amplitude scaling with absolute supply
level. Low supply voltage operation and low current consumption, and the low pin count small
package, make the WM8725 attractive for many consumer type applications.
DAC CIRCUITS
The WM8725 DACs are designed to allow playback of 16-bit PCM audio or similar data with
high resolution and low noise and distortion. Sample rates up to 96ks/s may be used, with
much lower sample rates acceptable provided that the ratio of sample rate (LRCIN) to system
clock is maintained at the required 256fs or 384fs times.
The DACs on WM8725 are implemented using sigma-delta oversampled conversion
techniques. These require that the PCM samples are digitally filtered and interpolated to
generate a set of samples at a much higher rate than the 96ks/s input rate. This sample
stream is then digitally modulated to generate a digital pulse stream that is then converted to
analogue signals in a switched capacitor DAC. The advantage of this technique is that the
DAC is linearised using noise shaping techniques, allowing the full performance to be met
using non-critical analogue components. A further advantage is that the high sample rate at
the DAC output means that smoothing filters on the output of the DAC need only have fairly
crude characteristics in order to remove the characteristic steps, or images, on the output of
the DAC. To ensure that generation of tones characteristic to sigma-delta convertors is not a
problem, dithering is used in the digital modulator and a higher order modulator is used. The
switched capacitor technique used in the DAC reduces sensitivity to clock jitter compared to
switched current techniques used in other implementations.
De-emphasis of 44.1kHz signals may be applied if required.
DEEMPH
0
1
DESCRIPTION
De-emphasis is OFF
De-emphasis is ON
Table 3 De-emphasis Control
The voltage on the CAP pin is used as the reference for the DACs, therefore the amplitude of
the signals at the DAC outputs will scale with the amplitude of the voltage at the CAP. An
external reference could be used to drive into the CAP pin if desired, but a value typically of
about midrail should be used for optimum performance.
w
PD, Rev 4.3, February 2012
8

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]