DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STK14C88-3 Ver la hoja de datos (PDF) - Cypress Semiconductor

Número de pieza
componentes Descripción
Fabricante
STK14C88-3
Cypress
Cypress Semiconductor Cypress
STK14C88-3 Datasheet PDF : 17 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
STK14C88-3
Table 3. SRAM Write Cycle
Parameter
Cypress
Parameter
Alt
tWC
tPWE
tSCE
tSD
tHD
tAW
tSA
tHA
tHZWE [11,12]
tLZWE [11]
tAVAV
tWLWH, tWLEH
tELWH, tELEH
tDVWH, tDVEH
tWHDX, tEHDX
tAVWH, tAVEH
tAVWL, tAVEL
tWHAX, tEHAX
tWLQZ
tWHQX
Switching Waveforms
ADDRESS
CE
WE
Description
Write Cycle Time
Write Pulse Width
Chip Enable To End of Write
Data Setup to End of Write
Data Hold After End of Write
Address Setup to End of Write
Address Setup to Start of Write
Address Hold After End of Write
Write Enable to Output Disable
Output Active After End of Write
35 ns
Min
Max
35
25
25
12
0
25
0
0
13
5
45 ns
Unit
Min Max
45
ns
30
ns
30
ns
15
ns
0
ns
30
ns
0
ns
0
ns
15
ns
5
ns
Figure 9. SRAM Write Cycle 1: WE Controlled [13, 14]
tWC
tSCE
tHA
tAW
tSA
tPWE
DATA IN
DATA OUT
ADDRESS
PREVIOUS DATA
tHZWE
tSD
DATA VALID
HIGH IMPEDANCE
tHD
tLZWE
Figure 10. SRAM Write Cycle 2: CE Controlled [13, 14]
tWC
tSA
tSCE
tHA
CE
WE
DATA IN
tAW
tPWE
tSD
tHD
DATA VALID
DATA OUT
HIGH IMPEDANCE
Notes
12. If WE is Low when CE goes Low, the outputs remain in the high impedance state.
13. CE or WE must be greater than VIH during address transitions.
14. HSB must be HIGH during SRAM WRITE cycles.
Document Number: 001-50592 Rev. **
Page 10 of 17
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]