DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MU9C2480A-70DC(1998) Ver la hoja de datos (PDF) - Music Semiconductors

Número de pieza
componentes Descripción
Fabricante
MU9C2480A-70DC
(Rev.:1998)
Music-Semiconductors
Music Semiconductors Music-Semiconductors
MU9C2480A-70DC Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MU9C2480A/L
OPERATIONAL CHARACTERISTICS Continued
active after a reset. Having two alternate sets of registers
that determine the device configuration allows for a rapid
return to a foreground network filtering task from a
background housekeeping task.
Writing a value to the Control register or writing data to the
last segment of the Comparand or either mask register will
cause an automatic comparison to occur between the
contents of the Comparand register and the words in the
CAM segments of the memory marked valid, masked by
MR1 or MR2 if selected in the Control register.
Instruction Decoder
The Instruction decoder is the write-only decode logic for
instructions and is the default destination for Command
Write cycles. If an instruction’s Address Field flag (bit 11)
is set to a “1,†it is a two-cycle instruction that is not
executed immediately. For the next cycle only, the data from
a Command Write cycle is loaded into the Address register
and the instruction then completes at that address. The
Address register will then increment, decrement, or stay at
the same value depending on the setting of Control Register
bits CT3 and CT2. If the Address Field flag is not set, the
memory access occurs at the address currently contained
in the Address register.
Control Register (CT)
The Control register is composed of a number of switches
that configure the LANCAM, as shown in Table 8 on page
21. It is written or read using a TCO CT instruction. If bit 15
of the value written during a TCO CT is a 0, the device is
reset (and all other bits are ignored). See Table 4 on page 10
for the Reset states. Bit 15 always reads back as a 0. A write
to the Control register causes an automatic compare to
occur (except in the case of a reset). Either the Foreground
or Background Control register will be active, depending
on which register set has been selected, and only the active
Control register will be written to or read from.
If the Match Flag is disabled through bit 14 and bit 13, the
internal match condition, /MA(int), used to determine a
daisy-chained device’s response is forced HIGH as shown
in Tables 5a and 5b on page 12, so that Case 6 is not
possible, effectively removing the device from the daisy
chain. With the Match Flag disabled, /MF=/MI and
operations directed to Highest-Priority Match locations are
ignored. Normal operation of the device is with the /MF
enabled. The Match Flag Enable field has no effect on the
/MA or /MM output pins or Status Register bits. These
bits always reflect the true state of the device.
16
D Q15–0
/E
/W
/C M
/EC
D Q15–0
/E
/W
/C M
L AN C AM
/EC
/MI
/ FI
/ FF
/MF
Vcc
D Q15–0
/E
/W
/C M
L AN C AM
/EC
/MI
/ FI
/ FF
/MF
D Q15–0
/E
/W
/C M
L AN C AM
/EC
/MI
/ FI
/ FF
/MF
S YS TE M F U L L
S YS TE M MATC H
Figure 1a: Vertical Cascading
7
V cc
/MI
LANCAM
/MA
PLD
/MI
LANCAM
/MA
/MI
LANCAM
/MA
/MI
LANCAM
/MA
S Y S TE M
M ATCH
Figure 1b: External Prioritizing
Rev. 1a

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]