DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST5080A Ver la hoja de datos (PDF) - STMicroelectronics

Número de pieza
componentes Descripción
Fabricante
ST5080A
ST-Microelectronics
STMicroelectronics ST-Microelectronics
ST5080A Datasheet PDF : 32 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PIN FUNCTIONS (continued)
Pin
Name
9
MS
10
DX
11
N.C.
14
DR
15
FS
16
MCLK
17
LO
18
N.C.
21
MIC2+
22
MIC1+
23
MIC1-
24
N.C.
25
VCCA
26
MIC2-
27
GNDA
28
EAIN
ST5080A
Description
Mode Select: This input selects COMBO I/II interface mode
with separate MICROWIRE Control interface when tied high
and GCI mode when tied low.
Transmit Data ouput: Data is shifted out on this pin during the
assigned transmit time slots. Elsewhere DX output is in the high
impendance state. In COMBO I/II mode, voice data byte is
shifted out from TRISTATE output DX at the MCLK frequency
on the rising edge of MCLK. In GCI mode, voice data byte and
control bytes are shifted out from OPEN-DRAIN output DX at
half the MCLK. An external pull up resistor is needed.
No Connected.
Receive data input: Data is shifted in during the assigned
Received time slots. In the COMBO I/II mode, voice data byte
is shifted in at the MCLK frequency on the falling edges of
MCLK. In the GCI mode, PCM data byte and contol byte are
shifted in at half the MCLK frequency on the receive rising
edges of MCLK. There is one period delay between transmit
rising edge and receive rising edge of MCLK.
Frame Sync input: This signal is a 8kHz clock which defines
the start of the transmit and receive frames. Either of three
formats may be used for this signal: non delayed timing mode,
delayed timing and GCI compatible timing mode.
Master Clock Input: This signal is used by the switched
capacitor filters and the encoder/decoder sequencing logic.
Values must be 512 kHz, 1.536 MHz, 2.048 MHz or 2.56 MHz
selected by means of Control Register CRO. MCLK is used
also to shift-in and out data. In GCI mode, 2.56 MHz and 512
kHz are not allowed.
Open drain output:
a logic 1 written into DO (CR1) appears at LO pin as a logic 0
a logic 0 written into DO puts LO pin in high impedance.
No Connected.
Alternative positive high impedance input to transmit pre-
amplifier.
Positive high impedance input to transmit pre-amplifier for
microphone symetrical connection.
Negative high impedance input to transmit pre-amplifier for
microphone symetrical connection.
No connected.
Positive power supply input for the analog section.
+5 V + 10%. VCC and VCCA must be directly connected
together.
Alternative negative high impedance input to transmit pre-
amplifier.
Analog Ground: All analog signals are referenced to this pin.
GND and GNDA must be connected together close to the
device.
External Auxiliary input: This input can be used to provide
alternate signals to the Loudspeaker in place of Internal Ring
generator. Input signal should be voice band limited.
5/32

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]