DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SI4735-D60-GU(2013) Ver la hoja de datos (PDF) - Silicon Laboratories

Número de pieza
componentes Descripción
Fabricante
SI4735-D60-GU
(Rev.:2013)
Silabs
Silicon Laboratories Silabs
SI4735-D60-GU Datasheet PDF : 42 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Si4730/31/34/35-D60
Table 3. Reset Timing Characteristics1,2,3
(VA = 2.7 to 5.5 V, VD = 1.62 to 3.6 V, TA = –20 to 85 °C)
Parameter
Symbol
Min
Typ
Max
Unit
RST Pulse Width and GPO1, GPO2/INT Setup to RST
tSRST
100
µs
GPO1, GPO2/INT Hold from RST
tHRST
30
ns
RST Pulse Release time before VDD/VIO turn off
tRRST
30
ns
Important Notes:
1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is
high) does not occur within 300 ns before the rising edge of RST.
2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until
after the first start condition.
3. When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the
rising edge of RST.
4. If GPO1 and GPO2 are actively driven by the user, then minimum tSRST is only 30 ns. If GPO1 or GPO2 is hi-Z, then
minimum tSRST is 100 µs, to provide time for on-chip 1 Mdevices (active while RST is low) to pull GPO1 high and
GPO2 low.
5. RST must be held low for at least 100 µs after all voltage supplies have been ramped up.
6. RST needs to be asserted (pulled low) prior to any supply voltage being ramped down.
Figure 1. Reset Timing Parameters for Busmode Select
Rev. 1.2
7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]