DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

RM5261A-350-H Ver la hoja de datos (PDF) - PMC-Sierra

Número de pieza
componentes Descripción
Fabricante
RM5261A-350-H
PMC-Sierra
PMC-Sierra PMC-Sierra
RM5261A-350-H Datasheet PDF : 42 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
RM5261A™ Microprocessor with 64-Bit System Bus Data Sheet
Preliminary
1 Features
• Dual Issue superscalar microprocessor
250, 300, and 350 MHz operating frequencies
Up to 420 Dhrystone 2.1 MIPS
• High-performance system interface
64-bit multiplexed system address/data bus for optimum price/performance
High-performance write protocols maximize uncached write bandwidth
Processor clock multipliers 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
IEEE 1149.1 JTAG boundary scan
• Integrated on-chip caches
32 KB instruction and 32 KB data — 2 way set associative
Per set locking
Virtually indexed, physically tagged
Write-back and write-through on a per page basis
Pipeline restart on first doubleword for data cache misses
• Integrated memory management unit
Fully associative joint TLB (shared by I and D translations)
48 dual entries map 96 pages
Variable page size (4 KB to 16 MB in 4x increments)
• High-performance floating-point unit: up to 700 MFLOPS
Single cycle repeat rate for common single-precision operations and some double-pre-
cision operations
Two cycle repeat rate for double-precision multiply and double precision combined
multiply-add operations
Single cycle repeat rate for single-precision combined multiply-add operation
• MIPS IV instruction set
Floating point multiply-add instruction increases performance in signal processing
and graphics applications
Conditional moves to reduce branch frequency
Index address modes (register + register)
• Embedded application enhancements
Specialized DSP integer Multiply-Accumulate instructions and 3-operand multiply
instruction
I and D cache locking by set
Optional dedicated exception vector for interrupts
• Fully static 0.18 micron CMOS design with power down logic
Standby reduced power mode with WAIT instruction
1.65 V or 1.8 V core with 3.3 V or 2.5 V I/O
• 208-pin QFP package
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer’s Internal Use
9
Document ID: PMC-2002240, Issue 2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]