DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LH28F800BJB-PTTL10 Ver la hoja de datos (PDF) - Sharp Electronics

Número de pieza
componentes Descripción
Fabricante
LH28F800BJB-PTTL10
Sharp
Sharp Electronics Sharp
LH28F800BJB-PTTL10 Datasheet PDF : 47 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
LHF80J22
10
3.7 Write
Writing commands to the CUI enable reading of device
data and identifier codes. They also control inspection and
clearing of the status register. When VCC=2.7V-3.6V and
VCCW=VCCWH1/2, the CUI additionally controls block
erase, full chip erase, word/byte write and lock-bit
configuration.
The Block Erase command requires appropriate command
data and an address within the block to be erased. The Full
Chip Erase command requires appropriate command data
and an address within the device. The Word/Byte Write
command requires the command and address of the
location to be written. Set Permanent and Block Lock-Bit
commands require the command and address within the
device (Permanent Lock) or block within the device
(Block Lock) to be locked. The Clear Block Lock-Bits
command requires the command and address within the
device.
The CUI does not occupy an addressable memory
location. It is written when WE# and CE# are active. The
address and data needed to execute a command are latched
on the rising edge of WE# or CE# (whichever goes high
first). Standard microprocessor write timings are used.
Figures 18 and 19 illustrate WE# and CE# controlled write
operations.
4 COMMAND DEFINITIONS
When the VCCW voltage VCCWLK, read operations from
the status register, identifier codes, or blocks are enabled.
Placing VCCWH1/2 on VCCW enables successful block
erase, full chip erase, word/byte write and lock-bit
configuration operations.
Device operations are selected by writing specific
commands into the CUI. Table 3 defines these commands.
Mode
Read
Output Disable
Standby
Reset
Read Identifier Codes
Write
Notes
8
4
8
6,7,8
Table 2.1. Bus Operations (BYTE#=VIH)(1,2)
RP# CE# OE# WE# Address
VIH
VIL
VIL
VIH
X
VIH
VIL
VIH
VIH
X
VIH
VIH
X
X
X
VIL
X
X
X
X
VIH
VIL
VIL
VIH
See
Figure 4, 5
VIH
VIL
VIH
VIL
X
VCCW
X
X
X
X
X
X
DQ0-15
DOUT
High Z
High Z
High Z
RY/BY#(3)
X
X
X
High Z
Note 5 High Z
DIN
X
Mode
Read
Output Disable
Standby
Reset
Read Identifier Codes
Notes
8
4
8
Table 2.2. Bus Operations (BYTE#=VIL)(1,2)
RP# CE# OE# WE# Address
VIH
VIL
VIL
VIH
X
VIH
VIL
VIH
VIH
X
VIH
VIH
X
X
X
VIL
X
X
X
X
VIH
VIL
VIL
VIH
See
Figure 4, 5
VCCW
X
X
X
X
X
DQ0-7
DOUT
High Z
High Z
High Z
RY/BY#(3)
X
X
X
High Z
Note 5 High Z
Write
6,7,8
VIH
VIL
VIH
VIL
X
X
DIN
X
NOTES:
1. Refer to DC Characteristics. When VCCWVCCWLK, memory contents can be read, but not altered.
2. X can be VIL or VIH for control pins and addresses, and VCCWLK or VCCWH1/2 for VCCW. See DC Characteristics for
VCCWLK voltages.
3. RY/BY# is VOL when the WSM is executing internal block erase, full chip erase, word/byte write or lock-bit configuration
algorithms. It is High Z during when the WSM is not busy, in block erase suspend mode (with word/byte write inactive),
word/byte write suspend mode or reset mode.
4. RP# at GND±0.2V ensures the lowest power consumption.
5. See Section 4.2 for read identifier code data.
6. Command writes involving block erase, full chip erase, word/byte write or lock-bit configuration are reliably executed
when VCCW=VCCWH1/2 and VCC=2.7V-3.6V.
7. Refer to Table 3 for valid DIN during a write operation.
8. Never hold OE# low and WE# low at the same timing.
Rev. 1.27

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]