DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DTA143TET1G(2011) Ver la hoja de datos (PDF) - ON Semiconductor

Número de pieza
componentes Descripción
Fabricante
DTA143TET1G
(Rev.:2011)
ON-Semiconductor
ON Semiconductor ON-Semiconductor
DTA143TET1G Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
DTA114EET1 Series,
SDTA114EET1 Series
Preferred Devices
Bias Resistor Transistors
PNP Silicon Surface Mount Transistors
with Monolithic Bias Resistor Network
This new series of digital transistors is designed to replace a single
device and its external resistor bias network. The Bias Resistor
Transistor (BRT) contains a single transistor with a monolithic bias
network consisting of two resistors; a series base resistor and a
baseemitter resistor. The BRT eliminates these individual
components by integrating them into a single device. The use of a BRT
can reduce both system cost and board space. The device is housed in
the SC75/SOT416 package which is designed for low power
surface mount applications.
Features
Simplifies Circuit Design
Reduces Board Space
Reduces Component Count
The SC75/SOT416 package can be soldered using wave or reflow.
The modified gullwinged leads absorb thermal stress during
soldering eliminating the possibility of damage to the die.
AECQ101 Qualified and PPAP Capable
S Prefix for Automotive and Other Applications Requiring Unique
Site and Control Change Requirements
PbFree Packages are Available*
MAXIMUM RATINGS (TA = 25C unless otherwise noted)
Rating
Symbol Value Unit
Collector-Base Voltage
Collector-Emitter Voltage
Collector Current
VCBO
VCEO
IC
50
Vdc
50
Vdc
100 mAdc
Stresses exceeding Maximum Ratings may damage the device. Maximum
Ratings are stress ratings only. Functional operation above the Recommended
Operating Conditions is not implied. Extended exposure to stresses above the
Recommended Operating Conditions may affect device reliability.
http://onsemi.com
PNP SILICON BIAS
RESISTOR TRANSISTORS
SC75 (SOT416)
CASE 463
STYLE 1
PIN 1
R1
BASE
(INPUT) R2
PIN 3
COLLECTOR
(OUTPUT)
PIN 2
EMITTER
(GROUND)
MARKING DIAGRAM
xx M G
G
xx
= Specific Device Code
xx = (Refer to page 4)
M
= Date Code*
G
= PbFree Package
(Note: Microdot may be in either location)
*Date Code orientation may vary depending
upon manufacturing location.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 4 of this data sheet.
Preferred devices are recommended choices for future use
and best overall value.
*For additional information on our PbFree strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
Semiconductor Components Industries, LLC, 2011
1
November, 2011 Rev. 7
Publication Order Number:
DTA114EET1/D

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]