DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C68003-24LQXIT Ver la hoja de datos (PDF) - Cypress Semiconductor

Número de pieza
componentes Descripción
Fabricante
CY7C68003-24LQXIT
Cypress
Cypress Semiconductor Cypress
CY7C68003-24LQXIT Datasheet PDF : 30 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C68003
Clocking
TX2UL supports external crystal and clock inputs at the 13, 19.2,
24, and 26 MHz frequencies. The internal PLL applies the proper
clock multiply option depending on the input frequency. For appli-
cations that use an external clock source to drive XI, the XO pin
(in the 24-pin QFN package) is left floating. TX2UL has an
on-chip oscillator circuit that uses an external 13, 19.2, 24, or
26 MHz (±100 ppm) crystal with the following characteristics:
Parallel resonant
Fundamental mode
750 µW drive level
12 pF (5 percent tolerance) load capacitors
150 ppm
TX2UL operates on one of two primary clock sources:
LVCMOS square wave clock input driven on the XI pin
Crystal generated sine wave clock on the XI and XO pins
Table 3. External Clock Requirements
Parameter
Description
Vn
PN_100
PN_1k
PN_10k
PN_100k
PN_1M
Supply voltage noise at frequencies < 50 MHz
Input phase noise at 100 Hz
Input phase noise at 1 kHz offset
Input phase noise at 10 kHz offset
Input phase noise at 100 kHz offset
Input phase noise at 1 MHz offset
Duty cycle
Maximum frequency deviation
Power Domains
The TX2UL has three power supply domains:
VCC
VIO
VBATT
TX2UL has two grounds:
VSS
VSSBATT
VCC
This is the core 1.8 V power supply for the TX2UL. It can range
anywhere from 1.7 V to 1.9 V during actual operation.
VIO
This is the 1.8 V to 3.3 V multi range supply to the I/O ring. It can
range anywhere from 1.7 V to 3.6 V during actual operation.
The selection between input clock source and frequency on the
XI pin is determined by the Chip Configuration register loaded
through the RESET_N during Configuration Mode. The external
clock source requirements are shown in Figure 3 on page 5.
Figure 2. Crystal Configuration
TX2UL
PLL
XI
XO
12 pf
XTAL
12 pf
* 12 pF capacitor values assumes a trace capacitance of
3 pF per side on a four layer FR4 PCA
Specification
Min
Max
20
75
104
120
128
130
30
70
150
Unit
mV p-p
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
%
ppm
VBATT
This is the battery input supply that powers the 3.3 V regulator
block. It can range anywhere from 3.0 to 5.775 V during actual
operation.
Voltage Regulator
The internal 3.3 V regulator block regulates the VBATT supply to
the internal 3.3 V supply for the USBIO and XOSC blocks. If the
supply voltage at VBATT is below 3.3 V, the regulator block
switches the VBATT supply directly for the USBIO and XOSC
blocks.
Power Supply Sequence
TX2UL does not require a power supply sequence. All power
supplies are independently sequenced without damaging the
part. All supplies are up and stable for the device to function
properly. The analog block contains circuitry that senses the
power supply to determine when all supplies are valid.
Document Number: 001-15775 Rev. *L
Page 4 of 30

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]