DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AS7C4098A Ver la hoja de datos (PDF) - Alliance Semiconductor

Número de pieza
componentes Descripción
Fabricante
AS7C4098A
ALSC
Alliance Semiconductor ALSC
AS7C4098A Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
AS7C4098A
®
Functional description
The AS7C4098A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as
262,144 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are
desired.
Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20 ns with output enable access times (tOE) of 5/6 ns are ideal
for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory
systems.
When CE is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS
standby mode. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/
O1–I/O16 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices
should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chip
drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or
write enable is active, output drivers stay in high-impedance mode.
The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be
written and read. LB controls the lower bits, I/O1–I/O8, and UB controls the higher bits, I/O9–I/O16.
All chip inputs and outputs are TTL- and CMOS-compatible, and operation is for 5.0V (AS7C4098A) supply. The device is
available in the JEDEC standard 400-mL, 44-pin SOJ, TSOP 2 packages.
Absolute maximum ratings
Parameter
Symbol
Min
Max
Unit
Voltage on VCC relative to GND
Vt1
–0.50
+7.0
V
Voltage on any pin relative to GND
Vt2
–0.50
VCC +0.50
V
Power dissipation
Storage temperature (plastic)
PD
–
Tstg
–65
1.5
W
+150
°C
Ambient temperature with VCC applied
Tbias
–55
+125
°C
DC current into outputs (low)
IOUT
–
±20
mA
Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Truth table
CE
WE
OE
LB
UB
I/O1–I/O8
I/O9–I/O16
Mode
H
X
X
X
X
L
H
H
X
X
L
X
X
H
H
High Z
High Z
High Z
High Z
Standby (ISB, ISB1)
Output disable (ICC)
L
H
L
H
L
H
L
L
L
L
H
L
L
X
H
L
Key: X = Don’t care, L = Low, H = High.
L
L
DOUT
High Z
DOUT
DIN
High Z
DIN
High Z
DOUT
DOUT
High Z
DIN
DIN
Read (ICC)
Write (ICC)
2/21/06, v 1.2
Alliance Semiconductor
P. 2 of 11

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]