DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HM-65162/883 Ver la hoja de datos (PDF) - Intersil

Número de pieza
componentes Descripción
Fabricante
HM-65162/883 Datasheet PDF : 9 Pages
1 2 3 4 5 6 7 8 9
Timing Waveforms (Continued)
HM-65162/883
ADDRESS
G
E
W
Q
D
(10) TAVAX
(22) TAVWH
(11) TELWH
(14)
TWHAX
(12) TAVWL
(13) TWLWH
TGHQZ
(15)
(21) TDVEH
(17) TDVWH
(18) TWHDX
FIGURE 3. WRITE CYCLE II
In this write cycle G has control of the output after a period,
TGHQZ. G switching the output to a high impedance state
allows data in to be applied without bus contention after
TGHQZ. When W transitions high, the data in can change
after TWHDX to complete the write cycle.
Low Voltage Data Retention
Intersil CMOS RAMs are designed with battery backup in
mind. Data retention voltage and supply current are guaran
teed over temperature. The following rules ensure data
retention:
1. Chip Enable (E) must be held high during data retention; within
VCC -0.3V to VCC +0.3V.
2. On RAMs which have selects or output enables (e.g., S, G), one
of the selects or output enables should be held in the deselected
state to keep the RAM outputs high impedance, minimizing
power dissipation.
3. Inputs which are to be held high (e.g., E) must be kept between
VCC +0.3V and 70% of VCC during the power up and down tran-
sitions.
4. The RAM can begin operation > 55ns after VCC reaches the min-
imum operating voltage (4.5V).
VCC
E
4.5V
DATA
RETENTION
TIMING
VCC 02.0V
VCC -0.3V TO VCC +0.3V
4.5V
>55ns
FIGURE 4. DATA RETENTION TIMING
194

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]