DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1380CV25-250AC Ver la hoja de datos (PDF) - Cypress Semiconductor

Número de pieza
componentes Descripción
Fabricante
CY7C1380CV25-250AC
Cypress
Cypress Semiconductor Cypress
CY7C1380CV25-250AC Datasheet PDF : 33 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PRELIMINARY
CY7C1380CV25
CY7C1382CV25
Interleaved Burst Sequence
First
Address
A[1:0]]
00
01
10
11
Second
Address
A[1:0]
01
00
11
10
Third
Address
A[1:0]
10
11
00
01
Fourth
Address
A[1:0]
11
10
01
00
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ plac-
es the SRAM in a power conservation sleepmode. Two clock
cycles are required to enter into or exit from this sleepmode.
While in this mode, data integrity is guaranteed. Accesses
pending when entering the sleepmode are not considered
valid nor is the completion of the operation guaranteed. The
device must be deselected prior to entering the sleepmode.
CEs, ADSP, and ADSC must remain inactive for the duration
of tZZREC after the ZZ input returns LOW.
Linear Burst Sequence
First
Address
A[1:0]
00
01
10
11
Second
Address
A[1:0]
01
10
11
00
Third
Address
A[1:0]
10
11
00
01
Fourth
Address
A[1:0]
11
00
01
10
ZZ Mode Electrical Characteristics
Parameter
Description
Test Conditions
Min.
Max.
Unit
IDDZZ
Sleep mode stand- ZZ > VDD 0.2V
by current
60
mA
tZZS
Device operation to ZZ > VDD 0.2V
ZZ
2tCYC
ns
tZZREC
ZZ recovery time
ZZ < 0.2V
2tCYC
ns
Document #: 38-05240 Rev. *A
Page 9 of 33

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]