DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD5370 Ver la hoja de datos (PDF) - Analog Devices

Número de pieza
componentes Descripción
Fabricante
AD5370 Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD5370
TIMING CHARACTERISTICS
DVCC = 2.5 V to 5.5 V; VDD = 9 V to 16.5 V; VSS = −16.5 V to −4.5 V; VREF = 3 V; AGND = DGND = SIGGND = 0 V; CL = 200 pF to GND;
RL = open circuit; gain (M), offset (C), and DAC offset registers at default values; all specifications TMIN to TMAX, unless otherwise noted.
Table 4. SPI Interface
Parameter 1, 2, 3
Limit at TMIN, TMAX
Min Typ Max
t1
20
t2
8
t3
8
t4
11
t5
20
t6
10
t7
5
t8
5
t94
42
t10
1.5
t11
600
t12
20
t13
10
t14
3
t15
0
t16
3
t17
20 30
t18
140
t19
30
t20
400
t21
270
t225
25
t23
80
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
μs
ns
ns
ns
μs
ns
μs
μs
ns
ns
μs
ns
ns
ns
Description
SCLK cycle time
SCLK high time
SCLK low time
SYNC falling edge to SCLK falling edge setup time
Minimum SYNC high time
24th SCLK falling edge to SYNC rising edge
Data setup time
Data hold time
SYNC rising edge to BUSY falling edge
BUSY pulse width low (single-channel update); see Table 8
Single-channel update cycle time
SYNC rising edge to LDAC falling edge
LDAC pulse width low
BUSY rising edge to DAC output response time
BUSY rising edge to LDAC falling edge
LDAC falling edge to DAC output response time
DAC output settling time
CLR/RESET pulse activation time
RESET pulse width low
RESET time indicated by BUSY low
Minimum SYNC high time in readback mode
SCLK rising edge to SDO valid
RESET rising edge to BUSY falling edge
1 Guaranteed by design and characterization, not production tested.
2 All input signals are specified with tR = tF = 2 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V.
3 See Figure 4 and Figure 5.
4 This is measured with the load circuit shown in Figure 2.
5 This is measured with the load circuit shown in Figure 3.
TIMING DIAGRAMS
TO
OUTPUT
PIN
DVCC
RL
2.2k
VOL
CL
50pF
Figure 2. Load Circuit for BUSY Timing Diagram
200µA
IOL
TO OUTPUT
PIN CL
50pF
200µA
IOH
VOH (MIN) – VOL (MAX)
2
Figure 3. Load Circuit for SDO Timing Diagram
Rev. 0 | Page 6 of 28

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]