DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD650 Ver la hoja de datos (PDF) - Analog Devices

Número de pieza
componentes Descripción
Fabricante
AD650 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD650
Data Sheet
The positive input voltage develops a current (IIN = VIN/RIN) that
charges the integrator capacitor CINT. As charge builds up on
CINT, the output voltage of the integrator ramps downward
towards ground. When the integrator output voltage (Pin 1)
crosses the comparator threshold (–0.6 V) the comparator
triggers the one shot, whose time period, tOS is determined by
the one-shot capacitor COS.
Specifically, the one-shot time period is
tOS = COS × 6.8 ×103 sec / F + 3.0 ×107 sec
(1)
t OS
=
3.4 V × COS
0.5×103 A
+ 300 ×109
sec
(6)
This simplifies into the timed period equation (see Equation 1).
COMPONENT SELECTION
Only four component values must be selected by the user. These
are input resistance RIN, timing capacitor COS, logic resistor R2,
and integration capacitor CINT. The first two determine the
input voltage and full-scale frequency, while the last two are
determined by other circuit considerations.
The reset period is initiated as soon as the integrator output
voltage crosses the comparator threshold, and the integrator
ramps upward by an amount
( ) V
= tOS
×
dV
dt
= tOS
C INT
1 mA I IN
(2)
After the reset period has ended, the device starts another
integration period, as shown in Figure 8, and starts ramping
downward again. The amount of time required to reach the
comparator threshold is given as
( ) T1 =
V
dV
t OS
= CINT
1mA I IN
IN
=
t OS

1mA
I IN
1
(3)
dt
C INT
The output frequency is now given as
f OUT
=
1
tOS + T1
=
I IN
tOS ×1mA
=
0.15
F
× Hz
A
COS
VIN / RIN
+ 4.4 ×1011 F
(4)
Of the four components to be selected, R2 is the easiest to
define. As a pull-up resistor, it should be chosen to limit the
current through the output transistor to 8 mA if a TTL
maximum VOL of 0.4 V is desired. For example, if a 5 V logic
supply is used, R2 should be no smaller than 5 V/8 mA or
625 Ω. A larger value can be used if desired.
RIN and COS are the only two parameters available to set the full-
scale frequency to accommodate the given signal range. The swing
variable that is affected by the choice of RIN and COS is nonlinearity.
The selection guides of Figure 9 and Figure 10 show this quite
graphically. In general, larger values of COS and lower full-scale
input currents (higher values of RIN) provide better linearity. In
Figure 10, the implications of four different choices of RIN are
shown. Although the selection guide is set up for a unipolar
configuration with a 0 V to 10 V input signal range, the results
can be extended to other configurations and input signal ranges.
For a full-scale frequency of 100 kHz (corresponding to 10 V
input), among the available choices RIN = 20 kΩ and COS = 620 pF
gives the lowest nonlinearity, 0.0038%. In addition, the highest
frequency that gives the 20 ppm minimum nonlinearity is
approximately 33 kHz (40.2 kΩ and 1000 pF).
Note that CINT, the integration capacitor, has no effect on the
transfer relation, but merely determines the amplitude of the
sawtooth signal out of the integrator.
One-Shot Timing
For input signal spans other than 10 V, the input resistance
must be scaled proportionately. For example, if 100 kΩ is called
out for a 0 V to 10 V span, 10 kΩ would be used with a 0 V to 1 V
span, or 200 kΩ with a ±10 V bipolar connection.
A key part of the preceding analysis is the one-shot time period
given in Equation 1. This time period can be broken down into
approximately 300 ns of propagation delay and a second time
segment dependent linearly on timing capacitor COS. When the
one shot is triggered, a voltage switch that holds Pin 6 at analog
ground is opened, allowing that voltage to change. An internal
0.5 mA current source connected to Pin 6 then draws its
current out of COS, causing the voltage at Pin 6 to decrease
linearly. At approximately –3.4 V, the one shot resets itself,
thereby ending the timed period and starting the V/F
conversion cycle over again. The total one-shot time period can
be written mathematically as
t OS
=
V COS
I DISCHARGE
+ TGATE DELAY
(5)
substituting actual values quoted in Equation 5,
The last component to be selected is the integration capacitor
CINT. In almost all cases, the best value for CINT can be calculated
using the equation
( ) CINT
= 104 F /sec
f MAX
1000 pF minimum
(7)
When the proper value for CINT is used, the charge balance
architecture of the AD650 provides continuous integration
of the input signal, therefore, large amounts of noise and
interference can be rejected. If the output frequency is
measured by counting pulses during a constant gate period,
the integration provides infinite normal-mode rejection for
frequencies corresponding to the gate period and its harmonics.
However, if the integrator stage becomes saturated by an
excessively large noise pulse, then the continuous integration of
the signal is interrupted, allowing the noise to appear at the output.
Rev. E | Page 8 of 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]