DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MC14569BDW Ver la hoja de datos (PDF) - Motorola => Freescale

Número de pieza
componentes Descripción
Fabricante
MC14569BDW Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PIN DESCRIPTIONS
INPUTS
P0, P1, P2, P3 (Pins 3, 4, 5, 6) — Preset Inputs. Program-
mable inputs for the least significant counter. May be binary
or BCD depending on the control input.
P4, P5, P6, P7 (Pins 11, 12, 13, 14) — Preset Inputs. Pro-
grammable inputs for the most significant counter. May be
binary or BCD depending on the control input.
Clock (Pin 9) — Preset data is decremented by one on
each positive transition of this signal.
OUTPUTS
Zero Detect (Pin 1) — This output is normally low and
goes high for one clock cycle when the counter has decrem-
ented to zero.
Q (Pin 15) — Output of the last stage of the most signifi-
cant counter. This output will be inactive unless the preset
input P7 has been set high.
CONTROLS
Cascade Feedback (Pin 7) — This pin is normally set
high. When low, loading of the preset inputs (P0 through P7)
is inhibited, i.e., P0 through P7 are “don’t cares.” Refer to
Table 1 for output characteristics.
CTL1 (Pin 2) — This pin controls the counting mode of the
least significant counter. When set high, counting mode is
BCD. When set low, counting mode is binary.
CTL2 (Pin 10) — This pin controls the counting mode of
the most significant counter. When set high, counting mode
is BCD. When set low, counting mode is binary.
SUPPLY PINS
VSS (Pin 18) — Negative Supply Voltage. This pin is usual-
ly connected to ground.
VDD (Pin 16) — Positive Supply Voltage. This pin is con-
nected to a positive supply voltage ranging from 3.0 volts to
18.0 volts.
OPERATING CHARACTERISTICS
The MC14569B is a programmable divide–by–N dual 4–bit
down counter. This counter may be programmed (i.e., pre-
set) in BCD or binary code through inputs P0 to P7. For each
counter, the counting sequence may be chosen indepen-
dently by applying a high (for BCD count) or a low (for binary
count) to the control inputs CTL1 and CTL2.
The divide ratio N (N being the value programmed on the
preset inputs P0 to P7) is automatically loaded into the
counter as soon as the count 1 is detected. Therefore, a divi-
sion ratio of one is not possible. After N clock cycles, one
pulse appears on the Zero Detect output. (See Timing Dia-
gram.) The Q output is the output of the last stage of the most
significant counter (See Tables 1 through 5, Mode Controls.)
When cascading the MC14569B to the MC14568B,
MC14522B or the MC14526B, the Cascade Feedback input,
Q, and Zero Detect outputs must be respectively connected
to “0”, Clock, and Load of the following counter. If the
MC14569B is used alone, Cascade Feedback must be con-
nected to VDD.
18
16
14
12
10
8.0
6.0
4.0
2.0
0
– 40
CL = 50 pF
VDD = 15 V
10 V
5.0 V
– 20 0
+ 20 + 40 + 60 + 80 + 100
TA, AMBIENT TEMPERATURE (°C)
PIN ASSIGNMENT
ZERO
DETECT
1
CTL1 2
16 VDD
15 Q
P0 3
14 P7
P1 4
13 P6
P2 5
12 P5
P3 6
CASCADE
FEEDBACK
7
VSS 8
11 P4
10 CTL2
9 CLOCK
MC14569B
4
MOTOROLA CMOS LOGIC DATA

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]