DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

W78L054A Ver la hoja de datos (PDF) - Winbond

Número de pieza
componentes Descripción
Fabricante
W78L054A
Winbond
Winbond Winbond
W78L054A Datasheet PDF : 26 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
W78LE54/W78L054A
Data Read Cycle
PARAMETER
ALE Low to RD Low
RD Low to Data Valid
Data Hold from RD High
Data Float from RD High
RD Pulse Width
SYMBOL
TDAR
TDDA
TDDH
TDDZ
TDRD
MIN.
3 TCP -Δ
-
0
0
6 TCP -Δ
Notes:
1. Data memory access time is 8 TCP.
2. "Δ" (due to buffer driving delay and wire loading) is 20 nS.
TYP.
-
-
-
-
6 TCP
MAX.
3 TCP +Δ
4 TCP
2 TCP
2 TCP
-
UNIT
nS
nS
nS
nS
nS
NOTES
1, 2
1
2
Data Write Cycle
PARAMETER
ALE Low to WR Low
SYMBOL
TDAW
Data Valid to WR Low
Data Hold from WR High
WR Pulse Width
TDAD
TDWD
TDWR
Note: "Δ" (due to buffer driving delay and wire loading) is 20 nS.
MIN.
3 TCP -Δ
1 TCP -Δ
1 TCP -Δ
6 TCP -Δ
TYP.
-
-
-
6 TCP
MAX.
3 TCP +Δ
-
-
-
UNIT
nS
nS
nS
nS
Port Access Cycle
PARAMETER
Port Input Setup to ALE Low
Port Input Hold from ALE Low
Port Output to ALE
SYMBOL
TPDS
TPDH
TPDA
MIN.
1 TCP
0
1 TCP
TYP.
-
-
-
MAX.
-
-
-
UNIT
nS
nS
nS
Note: Ports are read during S5P2, and output data becomes available at the end of S6P2. The timing data are referenced to
ALE, since it provides a convenient reference.
- 17 -
Publication Release Date: December 4, 2006
Revision A6

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]