DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MPC7410PDP Ver la hoja de datos (PDF) - Unspecified

Número de pieza
componentes Descripción
Fabricante
MPC7410PDP Datasheet PDF : 56 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Electrical and Thermal Characteristics
4.2.4 L2 Bus AC Specifications
Table 10 provides the L2 bus interface AC timing specifications for the MPC7410 as defined in Figure 8 and
Figure 9 for the loading conditions described in Figure 10.
Table 10. L2 Bus Interface AC Timing Specifications
At recommended operating conditions (see Table 3)
Parameter
Symbol
400, 450, 500 MHz
Min
Max
Unit Notes
L2SYNC_IN rise and fall time
tL2CR and tL2CF
Setup times: Data and parity
tDVL2CH
1.5
Input hold times: Data and parity
tDXL2CH
Valid times:
tL2CHOV
All outputs when L2CR[14–15] = 00
All outputs when L2CR[14–15] = 01
All outputs when L2CR[14–15] = 10
All outputs when L2CR[14–15] = 11
1.0
ns
1
ns
2
0.0
ns
2
ns
3, 4
2.5
2.5
2.9
3.5
Output hold times
tL2CHOX
All outputs when L2CR[14–15] = 00
0.4
All outputs when L2CR[14–15] = 01
0.8
All outputs when L2CR[14–15] = 10
1.2
All outputs when L2CR[14–15] = 11
1.6
ns
3
L2SYNC_IN to high impedance:
tL2CHOZ
All outputs when L2CR[14–15] = 00
All outputs when L2CR[14–15] = 01
All outputs when L2CR[14–15] = 10
All outputs when L2CR[14–15] = 11
ns
2.0
2.5
3.0
3.5
Notes:
1. Rise and fall times for the L2SYNC_IN input are measured from 20% to 80% of L2OVDD.
2. All input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising
edge of the input L2SYNC_IN (see Figure 8). Input timings are measured at the pins.
3. All output specifications are measured from the midpoint voltage of the rising edge of L2SYNC_IN to the midpoint
of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive
50-Ω load (see Figure 10).
4. The outputs are valid for both single-ended and differential L2CLK modes. For pipelined registered synchronous
BurstRAMs, L2CR[14–15] = 00 is recommended. For pipelined late write synchronous BurstRAMs,
L2CR[14–15] = 10 is recommended.
MPC7410 RISC Microprocessor Hardware Specifications, Rev. 6.1
20
Freescale Semiconductor

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]