DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

P89LPC932FDH Ver la hoja de datos (PDF) - Philips Electronics

Número de pieza
componentes Descripción
Fabricante
P89LPC932FDH Datasheet PDF : 60 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Philips Semiconductors
P89LPC932
8-bit microcontroller with accelerated two-clock 80C51 core
The P89LPC932 also has 512 bytes of on-chip Data EEPROM that is accessed via
SFRs (see Section 8.26 “Data EEPROM”).
8.10 Data RAM arrangement
The 768 bytes of on-chip RAM are organized as shown in Table 5.
Table 5:
Type
DATA
IDATA
XDATA
On-chip data memory usages
Data RAM
Size (bytes)
Memory that can be addressed directly and indirectly
128
Memory that can be addressed indirectly
256
Auxiliary (‘External Data’) on-chip memory that is accessed 512
using the MOVX instructions
8.11 Interrupts
The P89LPC932 uses a four priority level interrupt structure. This allows great
flexibility in controlling the handling of the many interrupt sources. The P89LPC932
supports 15 interrupt sources: external interrupts 0 and 1, timers 0 and 1, serial port
Tx, serial port Rx, combined serial port Rx/Tx, brownout detect, watchdog/Real-Time
clock, I2C, keyboard, comparators 1 and 2, SPI, CCU, data EEPROM write
completion.
Each interrupt source can be individually enabled or disabled by setting or clearing a
bit in the interrupt enable registers IEN0 or IEN1. The IEN0 register also contains a
global disable bit, EA, which disables all interrupts.
Each interrupt source can be individually programmed to one of four priority levels by
setting or clearing bits in the interrupt priority registers IP0, IP0H, IP1, and IP1H. An
interrupt service routine in progress can be interrupted by a higher priority interrupt,
but not by another interrupt of the same or lower priority. The highest priority interrupt
service cannot be interrupted by any other interrupt source. If two requests of
different priority levels are pending at the start of an instruction, the request of higher
priority level is serviced.
If requests of the same priority level are pending at the start of an instruction, an
internal polling sequence determines which request is serviced. This is called the
arbitration ranking. Note that the arbitration ranking is only used to resolve pending
requests of the same priority level.
8.11.1 External interrupt inputs
The P89LPC932 has two external interrupt inputs as well as the Keypad Interrupt
function. The two interrupt inputs are identical to those present on the standard
80C51 microcontrollers.
These external interrupts can be programmed to be level-triggered or edge-triggered
by setting or clearing bit IT1 or IT0 in Register TCON.
In edge-triggered mode, if successive samples of the INTn pin show a HIGH in one
cycle and a LOW in the next cycle, the interrupt request flag IEn in TCON is set,
causing an interrupt request.
9397 750 12379
Product data
Rev. 04 — 06 January 2004
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
20 of 60

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]