DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ML4831 Ver la hoja de datos (PDF) - Micro Linear Corporation

Número de pieza
componentes Descripción
Fabricante
ML4831
Micro-Linear
Micro Linear Corporation Micro-Linear
ML4831 Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ML4831
AVERAGE CURRENT AND OUTPUT VOLTAGE
REGULATION
The PWM regulator in the PFC Control section will act to
offset the positive voltage caused by the multiplier output
by producing an offsetting negative voltage on the current
sense resistor at Pin 4. A cycle-by-cycle current limit is
included to protect the MOSFET from high speed current
transients. When the voltage at Pin 4 goes negative by
more than 1V, the PWM cycle is terminated.
For more information on compensating the average
current and boost voltage error amplifier loops, see
ML4821 data sheet.
OVERVOLTAGE PROTECTION AND INHIBIT
The OVP pin serves to protect the power circuit from
being subjected to excessive voltages if the load should
change suddenly (lamp removal). A divider from the high
voltage DC bus sets the OVP trip level. When the voltage
on Pin 18 exceeds 2.75V, the PFC transistors are inhibited.
The ballast section will continue to operate. The OVP
threshold should be set to a level where the power
components are safe to operate, but not so low
as to interfere with the boost voltage regulation loop.
TRANSCONDUCTANCE AMPLIFIERS
The PFC voltage feedback, PFC current sense, and the
loop current amplifiers are all implemented as operational
transconductance amplifiers. They are designed to have
low small signal forward transconductance such that a
large value of load resistor (R1) and a low value ceramic
capacitor (<1µF) can be used for AC coupling (C1) in the
frequency compensation network. The compensation
network shown in Figure 2 will introduce a zero and a
pole at:
fZ
=
1
2π R1C1
fP
=
1
2π R1C2
(2)
18
2.5V
+
R1
C2
C1
Figure 2. Compensation Network
R(SET)
7
R(X)/C(X)
10
VCC
16
VREF
17
GND
11
UNDER-VOLTAGE
AND THERMAL
SHUTDOWN
IA OUT
2
7K
IA +
–VMUL+
4
+
7K
–1V
+
I(SINE)
3
EA OUT
1
EA –/OVP
18
2.5V
GAIN
MODULATORS
+
6
PREHEAT
TIMER
OSC
+
PWM (PFC)
R
S
Q
Q
T
Q
2.75V +
OVP
Figure 1. ML4831 Block Diagram
LFB OUT
6
+
2.5V
LAMP F.B.
5
INTERRUPT
+
9
VREF
R(T)/C(T)
8
PFC OUT
15
OUT A
14
OUT B
13
P GND
12

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]