DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LTC1642AIGN Ver la hoja de datos (PDF) - Linear Technology

Número de pieza
componentes Descripción
Fabricante
LTC1642AIGN
Linear
Linear Technology Linear
LTC1642AIGN Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
LTC1642A
APPLICATIO S I FOR ATIO
Overvoltage Protection
The LTC1642A can protect a load from overvoltages by
turning off the pass transistor if the supply voltage ex-
ceeds an adjustable limit, and by triggering a crowbar SCR
if the overvoltage lasts longer than an adjustable time. The
part can also be configured to automatically restart when
the overvoltage clears.
The overvoltage protection circuitry is shown in Figure 8.
The external components comprise a resistor divider
driving the OV pin, timing capacitor C5, NPN emitter
follower Q2, and crowbar SCR Q3. Because the MCR12DC
is not a sensitive-gate device, the optional resistor shunt-
ing the SCR gate to ground is omitted. The internal
components comprise a comparator, 1.22V bandgap ref-
erence, two current sources, and a timer at the CRWBR
pin. When VCC exceeds (1+R6/R5) • 1.22V the comparator’s
output goes high and internal logic turns off Q1 and starts
the timer. This timer has a 0.410V threshold and uses the
CRWBR pin; when CRWBR reaches 0.410V the timer
comparator trips, and the current sourced from VCC in-
creases to 1.5mA. Emitter follower Q2 boosts this current
to trigger crowbar SCR Q3. The ramp time t needed to
trip the comparator is:
tCRWBR = 9.1(ms/µF) C5
R2
Q1
VIN
0.015
FDS6630A
12V
2.5A
R6
16
15
127k
1% 9 VCC
SENSE
R3
100
OV
14
GATE
R5
12.4k
1%
LTC1642A
R4
330
C2
+
VOUT
CLOAD
D1
1N4705
18V
0.047µF
4
ON
6
FAULT
1
CRWBR
Q2
2N2222
Q3
MCR12DC
RST TMR GND
3
8
C1
0.33µF
C5
0.01µF
* ADD 220RESISTOR IF
USING A SENSITIVE-GATE SCR
ALL RESISTORS ±5% UNLESS NOTED
OV COMPARATOR TRIPS AT VIN = 13.85V
RESET TIME = 200ms
CROWBAR DELAY TIME = 90µs
Figure 8. Overvoltage Protection Circuitry
1642a F08
12
Once the CRWBR timer trips the LTC1642A latches off:
after the overvoltage clears GATE and FAULT remain at
ground and CRWBR continues sourcing 1.5mA. To restart
the part after the overvoltage clears, hold the ON pin low
for at least 2µs and then bring it high. The GATE voltage will
begin ramping up one system timing cycle later. The part
will restart itself if FAULT and ON are connected.
Figure 9 shows typical waveforms when the divider is
driven from VCC. The OV comparator goes high at time 1,
causing the chip to pull the GATE pin to ground and start
the CRWBR timer. At time 2, before the timer’s compara-
tor trips, OV falls below its threshold; the timer resets and
GATE begins charging one system timing cycle later at
time 3. Another overvoltage begins at time 4, and at time
5 the CRWBR timer trips; FAULT goes low and the CRWBR
pin begins sourcing 1.5mA. Even after OV falls below
1.22V at time 6, GATE and FAULT stay low, and CRWBR
continues to source 1.5mA. FAULT goes high when ON
goes low at time 7, and GATE begins charging at time 8,
one RST TMR cycle after FAULT goes high.
Figure 10 shows typical waveforms when the OV divider is
driven from the N-Channel’s output side. Because the
voltage driving the divider collapses after the OV compara-
tor trips, FAULT stays high and CRWBR stays near ground,
which prevents the pin from triggering an SCR. The GATE
voltage begins ramping up after a RST TMR timing cycle.
To disable overvoltage protection completely, tie the OV
and CRWBR pins to GND. For overvoltage protection at the
GATE pin, but without latch off or a crowbar SCR such as
Q3 in Figure 1, tie CRWBR to GND.
t1 t2 t3
IN
t4 t5 t6 t7
t8
20V/DIV
OV
2V/DIV
GATE
50V/DIV
OUT
CRWBR
RST TMR
ON
20V/DIV
1V/DIV
2V/DIV
20V/DIV
FAULT
20V/DIV
100ms/DIV
1642a F09
Figure 9. Overvoltage Timing (Input Side)
1642af

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]