DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HT6116-70 Ver la hoja de datos (PDF) - Holtek Semiconductor

Número de pieza
componentes Descripción
Fabricante
HT6116-70
Holtek
Holtek Semiconductor Holtek
HT6116-70 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
Functional Description
The HT6116-70 is a 2K×8 bit SRAM. When the
CS pin of the chip is set to “lowâ€, data can be
written in or read from eight data pins; other-
wise, the chip is in the standby mode. During a
write cycle, the data pins are defined as the
input state by setting the WE pin to low. Data
should be ready before the rising edge of the WE
pin according to the timing of the writing cycle.
While in the read cycle, the WE pin is set to high
and the OE pin is set to low to define the data
pins as the output state. All data pins are de-
fined as a three-state type, controlled by the OE
pin. In both cycles (namely, write and read cy-
cles), the locations are defined by the address
pins A0~A10. The following table illustrates the
relations of WE, OE, CS and their correspond-
ing mode.
HT6116-70
CS OE WE Mode D0~D7
H
X
X Standby High–Z
L
L
H Read
Dout
L
H
H Read
High–Z
L
X
L Write Din
where X stands for “don’t careâ€.
H stands for high level
L stands for low level.
Timing Diagrams
Read cycle (1)
5
3rd July ’97

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]