DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CHV2242A Ver la hoja de datos (PDF) - United Monolithic Semiconductors

Número de pieza
componentes Descripción
Fabricante
CHV2242A
UMS
United Monolithic Semiconductors UMS
CHV2242A Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
CHV2242a
Typical Assembly and Bias Configuration
V-tune
DC and control lines
-V
+V
>= 120pF
Q-band VCO
µ-strip line
L_erc1
L_erc2
µ-strip line
L_out
µ-strip line
This drawing shows an example of assembly and bias configuration. All the
transistors are internally self biased. The positive and negative voltages can be
respectively connected together (see drawing) according to the recommended
values given in the electrical characteristics table. Due to the high value of
frequency sensitivity versus tuning voltage (around 500MHz/V), the signal
applied to V_tune port must have very low level of noise.
For the RF pads the equivalent wire bonding inductance (diameter=25µm) has to
be according to the following recommendation.
Port
ERC1 (2)
ERC2 (19)
RF_out (16)
Equivalent inductance
(nH)
L_erc1 = 0.4
L_erc2 = 0.4
L_out = 0.28
Approximated wire
length (mm)
0.5
0.5
0.35
For a micro-strip configuration a hole in the substrate is recommended for chip
assembly.
Ref. : DSCHV22421074 -15-Mar.-01
4/8
Specifications subject to change without notice
Route Départementale 128 , B.P.46 - 91401 ORSAY Cedex - FRANCE
Tel.: +33 (0)1 69 33 03 08 - Fax : +33 (0)1 69 33 03 09

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]