DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MB84VD21183 Ver la hoja de datos (PDF) - Fujitsu

Número de pieza
componentes Descripción
Fabricante
MB84VD21183 Datasheet PDF : 55 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MB84VD2118XA-85/MB84VD2119XA-85
(Continued)
1. FLASH MEMORY
• Simultaneous Read/Write operations (dual bank)
Miltiple devices available with different bank sizes (Refer to “PIN DESCRIPTIONâ€)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
• Minimum 100,000 write/erase cycles
• Sector erase architecture
Eight 4 K words and thirty one 32 K words.
Any combination of sectors can be concurrently erased. Also supports full chip erase.
• Boot Code Sector Architecture
MB84VD2118XA : Top sector
MB84VD2119XA : Bottom sector
• Embedded EraseTM* Algorithms
Automatically pre-programs and erases the chip or any sector
• Embedded ProgramTM* Algorithms
Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
• Ready-Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
• Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
• Low VCCf write inhibit ≤ 2.5 V
• Hidden ROM (Hi-ROM) region
64K byte of Hi-ROM, accessible through a new “Hi-ROM Enable†command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
• WP/ACC input pin
At VIL, allows protection of boot sectors, regardless of sector protection/unprotection status
(MB84VD2118XA : SA37, SA38 MB84VD2119XA : SA0, SA1)
At VIH, allows removal of boot sector protection
At VACC, program time will reduse by 40%.
• Erase Suspend/Resume
Suspends the erase operation to allow a read in another sector within the same device
• Please refer to “MBM29DL16XTD/BD†data sheet in detailed function
2. SRAM
• Power dissipation
Operating : 40 mA max.
Standby : 7 µA max.
• Power down features using CE1s and CE2s
• Data retention supply voltage : 1.5 V to 3.6 V
• CE1s and CE2s Chip Select
• Byte data control : LBs (DQ0 to DQ7) , UBs (DQ8 to DQ15)
* : Embedded EraseTM and Embedded ProgramTM are trademarks of Advanced Micro Devices, Inc.
2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]